# **CSC/CPE 142 Term Project Phase 1**

Daniel Komac 50% Scott O'Hair 50%



#### **Specifications of Datapath Components**

**Note:** multiplexors are numbered in ascending order from top to bottom in their respective stage

#### **Instruction Fetch:**

**Multiplexor:** When branch is taken, the address is taken from the branch line. Otherwise the program counter address is taken from the increment by two block

**Program Counter:** Keeps track of 16 bit program address

**Instruction Memory:** Uses 16 bit instruction address input to fetch 16 bit instruction from corresponding memory location, passes the instruction to IF/ID buffer

#### **Instruction Decode:**

**Mux:** Muxes control with 0, if flushed then 0 is written, else passes control forward **Registers:** 

**Read Register 1:** Takes 4 bit [11..8] read reg address to determing read location **Read Register 2:** Takes 4 bit [7..4] read reg address to determing read location

Write Register 1: 4 bit write register location

Write Register 2: 4 bit write register location, used in SWAP Write Data 1: Data to be written into Write Register 1 location Write Data 2: Data to be written into Write Register 2 location

**Sign Extend:** Sign extends 8 bits to 16 bit

**Shift Left:** Shifts left by 1, used to determine branch address when branch is taken **Comparator:** Comparator is used to determine if branch will need to be taken

#### **Execute:**

**ALU:** Performs the following arithematic operations on two inputs: signed addition, signed subtraction, signed multiplication, signed division, AND, OR

**ALUControl:** 4 bit function code input from instruction is used to determine ALU operation to be performed, outputs selection to ALU

**Mux1:** Muxes Write Back control with 0, if flushed then 0 is written, else passes WB. control forward

**Mux2:** Muxes Memory control with 0, if flushed then 0 is written, else passes M. control forward

**Mux3:** Muxes Operand 1, Data Memory/Earlier Result Forward and ALU result forward based on forwarding unit selection

**Mux4:** Muxes sign extended operand and Mux5 output and passes result to ALU. Controlled by Execute Control signal

**Mux5:** Muxes Operand 2, Data Memory/Earlier Result Forward and ALU result forward based on forwarding unit selection

#### Memory:

**Data Memory:** 16 bits of ALU result is used to determine write address if memory write is occurring. 16 bit write data is buffered in through EX/MEM buffer based on decisions in previous stages.

Mux 1: Muxed ALUControl switches between 16 bit ALU result or EX/MEM buffer

#### Write Back:

**Mux:** Muxes two data inputs from buffer and passes result to Write Data 1 in the Instruction Decode stage

#### Control:

**Control Unit:** Decodes 4 bit function code input and determines control bit outputs based on control logic truth table

**AND:** AND's the register comparator and branch control line to determine if a branch needs to be taken, result is used to control the Instruction Memory Multiplexor

#### **Buffers:**

#### IF/ID:

- -16 bit instruction to ID stage
- -program counter increment
- -can be flushed with IF Flush

#### ID/EX:

- -control lines
- -16 bit operand 1
- -16 bit operand 2
- -operand address 1
- -operand address 2
- -sign extend result

#### EX/MEM:

- -Write Back and Memory Control
- -32 bit ALU result
- -16 bit EX Mux 5 result
- -ALUControl signals
- -operand address 1
- -operand address 2

#### MEM/WB:

- -Memory read value
- -Memory stage mux result
- -ALU result
- -operand address 1

### -operand address 2

#### **Forwarding Unit:**

- -Forwarding Unit decides whether forwarding needs to occur based on its reg address inputs, if forwarding is needed it will switch the Execute multiplexors to use forwarded data as input
  - -Reg 1 address input
  - -Reg 2 address input
  - -Control output to ALU Mux 3 and ALU mux 5 if forward occurs/doesn't occur
  - -Reg 1 address input (Mem stage)
  - -Reg 1 address input (Write Back stage)

## **Hazard Detection Unit:**

**Hazard Detection Unit:** detects hazard conditions based on inputs and inserts bubbles into data path

**OR:** Hazard Detection Unit out and Control to control mux to insert bubbles into datapath

Mux: Muxes control with 0, if flushed then 0 is written, else passes control forward

**Control Logic Truth Table** 

|              |           |            |       |       |        |                 |         |             |         | itioi Logic il atti |               |        |        |        |       |         |        |        |     |        |   |
|--------------|-----------|------------|-------|-------|--------|-----------------|---------|-------------|---------|---------------------|---------------|--------|--------|--------|-------|---------|--------|--------|-----|--------|---|
|              |           |            |       |       |        |                 |         | Truth Table | Func Co | d                   | Output        |        |        |        |       |         |        |        |     |        |   |
| Function     | Syntax    | opcode op1 | op2   | funct |        | Operation       |         | Op 4'b      |         |                     | ALU CNTRL     | ALUSrc | MemWrt | RegWrt | MemRe | g MemRd | RegDst | Branch | JMP | DIV/MU |   |
|              |           |            |       | Code  | !      |                 | add     | 0000        | 0000    |                     | 0000          |        | 0      | 0      | 1     | 1       | 0      | 1      | 0   | 0      | 0 |
|              |           |            |       |       |        |                 | sub     |             | 0001    |                     | 0001          |        | 0      | 0      | 1     | 1       | 0      | 1      | 0   | 0      | 0 |
| Signed       | add op1,  | 0 reg      | reg   |       | 0 A    | op1 = op1       | mult    |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| addition     | op2       | 0 108      | 1.08  |       | 0 //   | + op2           | mare    |             | 0100    |                     | 0010          |        | 0      | 1      | 1     | 1       | 0      | 1      | 0   | 0      | 1 |
|              |           |            |       |       |        |                 | div     |             |         | 1000                | 0011          |        | 0      | 1      | 1     | 1       | 0      | 1      | 0   | 0      | 1 |
| Signed       | sub op1,  |            |       |       |        | op1 = op1       |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| subtractio   |           | 0 reg      | reg   |       | 1 A    |                 | move    |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| n            | op2       |            |       |       |        | op2             |         |             |         | 1110                | 0100          |        | 0      | 0      | 0     | 1       | 0      | 1      | 0   | 0      | 0 |
|              |           |            |       |       |        |                 | swap    |             |         | 1111                | 0101          |        | 0      | 0      | 0     | 1       | 0      | 1      | 0   | 0      | 0 |
| Signed       | 1         |            |       |       |        | 11              |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| multiplicat  | mul op1,  | 0 reg      | reg   |       | 100 A  | op1 = op1       |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| ion          | op2       |            |       |       |        | * op2           |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | op1:            |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | Product         |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | (lower          |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | half)           | AND     | 1           |         |                     | 0110          |        | 1      | 0      | 1     | 0       | 0      | 1      | 0   | 0      | 0 |
|              |           |            |       |       |        | R15:            |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | Product         |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | (upper          |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | half)           | OR      | 10          |         |                     | 0111          |        | 1      | 0      | 1     | 0       | 0      | 1      | 0   | 0      | 0 |
|              |           |            |       |       |        | nan,            | Load B  | 1000        |         |                     | 1000          |        | 10     |        | 1     |         | 1      | 0      | 1   | 0      | 0 |
|              |           |            |       |       |        | op1: 16-        | Load D  | 1000        |         |                     | 1000          |        | 10     | U      | -     | 1       | -      | U      | -   | U      | U |
| Signed       | div op1,  | 0 rog      | rog   |       | 1000 A | bit             | Store B |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| division     | op2       | 0 reg      | reg   |       | 1000 A | quotient        | Store B | 1001        |         |                     | 1000          |        | 10     | 0      | 0     | 0       | 0      | 0      | 1   | 0      | 0 |
|              |           |            |       |       |        | R15: 16-        |         | 1001        |         |                     | 1000          |        | 10     | U      | U     | U       | U      | U      | 1   | U      | U |
|              |           |            |       |       |        |                 |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | bit             |         | 1010        |         |                     | 1000          |        | 11     | 0      | 1     | 1       | 1      | 0      | 1   | 0      | _ |
|              |           |            |       |       |        | remainder       |         | 1010        |         |                     | 1000          |        | 11     |        | 1     |         | 1      | 0      | 1   | 0      | 0 |
|              | 4         |            |       |       |        | 4               | Store   | 1011        |         |                     | 1000          |        | 11     | 0      | 0     | 0       | 0      | 0      | 1   | 0      | 0 |
| Move         | mv op1,   | 0 reg      | reg.  |       | 1110 A | op1 <=          |         |             |         |                     |               |        |        |        |       |         |        |        |     |        | • |
|              | op2       |            |       |       |        | op2             |         |             |         |                     |               |        |        |        |       |         |        |        |     |        | 0 |
|              |           |            |       |       |        | _               |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| SWAP         | swp op1,  | 0 reg      | reg   |       | 1111 A | op1 <=          | BLE     |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              | op2       | J          | J     |       |        | op2             |         | 0100        |         |                     | 1001          | 1      | 00 -   |        | 0 -   |         | 1 -    |        | 1   | 0      | 0 |
|              |           |            |       |       |        | op2 <=          |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | op1             | BGE     | 0101        |         |                     | 1001          |        | 00 -   |        | 0 -   |         | 1 -    |        | 1   | 0      | 0 |
|              |           |            |       |       |        |                 | BE      | 0110        |         |                     | 1001          | 1      | 00 -   |        | 0 -   |         | 1 -    |        | 1   | 0      | 0 |
| AND          | andi op1, |            |       |       |        | op1 = op1       |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| immediate    |           | 1 reg      | Immd. | . N/A | С      | & {8'b0,        | JUIMP   |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| mmediate     | OPE       |            |       |       |        | constant}       |         | 1100        |         |                     |               |        | 0      | 0      | 0     | 0       | 0      | 0      | 0   | 1      | 0 |
|              |           |            |       |       |        |                 |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| OR           | or op1,   |            |       | N/A   |        | op1 = op1       |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| immediate    |           | 10 reg     | Immd. |       | С      | {8'b0,          | HALT    |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| iiiiiiediate | Opz       |            |       |       |        | constant}       |         | 1111        |         |                     |               |        | -      | -      | -     | -       | -      | -      |     | 1 -    |   |
|              |           |            |       |       |        |                 |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | op1 =           |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| Load byte    | lbu op1,  |            |       |       |        | {8'b0,          |         | Forwardin   | Forwar  | ed Muy              |               |        |        |        |       |         |        |        |     |        |   |
| unsigned     | immd      | 1000 reg   | reg   | N/A   | В      | Mem [           |         | g Unit      | A       | a IVIUX             |               |        |        |        |       |         |        |        |     |        |   |
| ulisigneu    | (op2)     |            |       |       |        | immd +          |         | gonit       | A       |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | op2] }          |         |             |         |                     | Forward Mux B |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | (sign           |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | extend          |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | immd)           |         | 0           |         | 0                   | 0             |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | •               |         | 1           |         | 1                   | 0             |        |        |        |       |         |        |        |     |        |   |
|              | .l. c     |            |       |       |        | Mem             |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| . ·          | sb op1,   |            |       |       | -      | [immd +         |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
| Store byte   |           | 1001 reg   | reg   | N/A   | В      | op2](7:0)       |         |             |         |                     |               |        |        |        |       |         |        |        |     |        |   |
|              | (op2)     |            |       |       |        | = op1(7:0)      | )       | 10          |         | 0                   | 1             |        |        |        |       |         |        |        |     |        |   |
|              |           |            |       |       |        | - 0 - ( , . 0 ) | ,       |             |         | -                   | -             |        |        |        |       |         |        |        |     |        |   |

|                              |                          |              |       |     |   | (sign<br>extend<br>immd)                   | 11                          | 1                   |                                | 1                  |
|------------------------------|--------------------------|--------------|-------|-----|---|--------------------------------------------|-----------------------------|---------------------|--------------------------------|--------------------|
| Load                         | lw op1,<br>immd<br>(op2) | 1010 reg     | reg   | N/A | В | op1 = Mem [ immd + op2] (sign extend immd) | Results only happer         | n when Register Ad  | ld is equal which is comapred  | in forwarding unit |
| Store                        | sw op1,<br>immd<br>(op2) | 1011 reg     | reg   | N/A | В | Mem<br>[immd +<br>op2] = op1               |                             |                     |                                |                    |
|                              |                          |              |       |     |   | (sign<br>extend                            |                             |                     |                                |                    |
|                              |                          |              |       |     |   | immd)                                      | ALU Control                 |                     | MUX Control                    |                    |
| Branch on<br>less than       |                          | 100 reg      | immd. | N/A | С | if (op1 <<br>R15) then<br>PC = PC +        |                             |                     |                                |                    |
|                              |                          |              |       |     |   | op2<br>(sign<br>extend<br>op2 &            | 0                           | add                 | 0                              |                    |
|                              |                          |              |       |     |   | shift left)                                | 1                           | sub                 | 0                              |                    |
|                              |                          |              |       |     |   | if ( op1 >                                 | 10                          | div                 | 1                              |                    |
| Branch on<br>greater<br>than | bgt op1,<br>op2          | 101 reg      | immd. | N/A | С | R15 ) then<br>PC = PC +                    |                             |                     |                                |                    |
|                              |                          |              |       |     |   | op2<br>(sign<br>extend                     | 11                          | mult                | 1                              |                    |
|                              |                          |              |       |     |   | op2 &<br>shift left)                       | 100                         | MV                  | 0                              |                    |
|                              |                          |              |       |     |   | J                                          | 101                         | SWAP                | 0                              |                    |
| Branch on<br>equal           | beq op1,                 | 110 reg      | immd. | N/A | С | if (op1 =<br>R15) then<br>PC = PC +        |                             |                     |                                |                    |
| equai                        | <b>υ</b> ρ2              |              |       |     |   | op2<br>(sign<br>extend                     | 110                         | NOP                 | 0                              |                    |
|                              |                          |              |       |     |   | op2 &<br>shift left)                       | 111                         |                     |                                |                    |
|                              |                          |              |       |     |   | ,                                          |                             |                     |                                |                    |
| jump                         | jmp op1                  | 1100 off-set |       | N/A | D | pc = pc +<br>op1                           | Hazard<br>Detection<br>Unit |                     |                                |                    |
|                              |                          |              |       |     |   | (sign<br>extend<br>op1& shift              |                             |                     |                                |                    |
|                              |                          |              |       |     |   | left)                                      | On Incorrect seque          | nce through error o | detection outputs signals 1 fo | or all.            |
| halt                         | Halt                     | 1111         |       | N/A | D | halt<br>program                            |                             |                     |                                |                    |
|                              |                          |              |       |     |   | ovocution                                  |                             |                     |                                |                    |

execution

## **Verilog Modules to be Developed**

### **Test Bench Scott & Daniel**

```
Main CPU Instance
      IF Mux S
      Program Counter S
      Instruction Memory S
      IF/ID Buffer S
      Register Module S
      Sign Extend S
      Shift Left S
      Branch Adder S
      Comparator S
      ID Mux1 S
      ID Mux2 S
      OR Hazard Detection Unit/Control S
      ID/EX Buffer S
      ALU Module D
      EX Mux1 D
      EX Mux2 D
      EX Mux3 D
      EX Mux4 D
      EX Mux5 D
      ALU Control D
      EX/MEM Buffer D
      Forwarding Unit D
      MEM/WB Buffer D
      Data Memory D
      Mem Mux D
      Write Back Mux D
      Control Unit S
      Hazard Detection Unit D
```